









OPA4H014-SEP SBOSA94 - NOVEMBER 2021

# OPA4H014-SEP 11-MHz, Precision, Low-Noise, RRO, JFET Amp in Space-Enhanced Plastic

# 1 Features

- Radiation hardened
  - Single even latch-up (SEL) immune to 43 MeV•cm<sup>2</sup>/mg
  - ELDRS free to 30 krad(Si)
  - Total ionizing dose (TID) RLAT for every wafer lot up to 30 krad(Si)
- Space enhanced plastic
  - Au bondwire and NiPdAu lead finish
  - Enhanced mold compound for low outgassing
  - One fabrication, assembly, and test site
  - Extended product life cycle
  - Extended product change notification Product traceability
- Very-low offset drift: 1 µV/°C maximum
- ٠ Very-low offset: 120 µV
- Low input bias current: 10 pA maximum
- Low noise: 5.1 nV/ $\sqrt{Hz}$ •
- Slew rate: 20 V/µs •
- Low supply current: 2 mA maximum •
- Input voltage range includes V- supply
- Wide supply range: 4.5 V to 18 V ٠

# 2 Applications

- Satellite health monitoring and telemetry ٠
- Scientific exploration payload
- Altitude and orbit control system (AOCS)
- Satellite electrical power system (EPS)
- Communications payload
- Radar imaging payload

# **3 Description**

The OPA4H014-SEP is a low-power JFET input operation amplifier (op amp) that features good drift and low input bias current. With an input range that includes V- and a rail-to-rail output, designers can take advantage of the low-noise characteristics of JFET amplifiers while interfacing to single-supply, precision analog-to-digital converters (ADCs) and digital-to-analog converters (DACs).

The OPA4H014-SEP achieves 11-MHz unity-gain bandwidth and 20-V/µs slew rate, while consuming only 1.8 mA (typical) of quiescent current. This device runs on a single 4.5-V to 18-V supply or dual ±2.25-V to ±9-V supplies.

The op amp is built in a plastic, 14-pin, TSSOP package with radiation hardness up to 43 MeV•cm<sup>2</sup>/mg (SET) and is ELDRS free up to 30 krad(Si).

#### **Device Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)   |  |  |  |  |
|--------------|------------------------|-------------------|--|--|--|--|
| OPA4H014-SEP | TSSOP (14)             | 5.00 mm × 4.40 mm |  |  |  |  |

(1) For all available packages, see the package option addendum at the end of the data sheet.



0.1-Hz to 10-Hz Noise



An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications, M intellectual property matters and other important disclaimers. ADVANCE INFORMATION for preproduction products; subject to change without notice.



# **Table of Contents**

| 1 Features                           | 1 |
|--------------------------------------|---|
| 2 Applications                       | 1 |
| 3 Description                        |   |
| 4 Revision History                   |   |
| 5 Pin Configuration and Functions    |   |
| 6 Specifications                     |   |
| 6.1 Absolute Maximum Ratings         |   |
| 6.2 ESD Ratings                      |   |
| 6.3 Recommended Operating Conditions |   |
| 6.4 Thermal Information              | 4 |
| 6.5 Electrical Characteristics       | 5 |
| 7 Detailed Description               | 7 |
| 7.1 Overview                         |   |
| 7.2 Functional Block Diagram         | 7 |
| 7.3 Feature Description.             |   |
| 7.4 Device Functional Modes          |   |
| 8 Application and Implementation     |   |

| 8.1 Application Information                          | 9    |
|------------------------------------------------------|------|
| 8.2 Typical Application                              |      |
| 9 Power Supply Recommendations                       |      |
| 10 Layout                                            | . 16 |
| 10.1 Layout Guidelines                               | . 16 |
| 10.2 Layout Example                                  | . 16 |
| 11 Device and Documentation Support                  | . 17 |
| 11.1 Device Support                                  | 17   |
| 11.2 Documentation Support                           | . 17 |
| 11.3 Receiving Notification of Documentation Updates | . 18 |
| 11.4 Support Resources                               | . 18 |
| 11.5 Trademarks                                      | . 18 |
| 11.6 Electrostatic Discharge Caution                 | . 18 |
| 11.7 Glossary                                        | . 18 |
| 12 Mechanical, Packaging, and Orderable              |      |
| Information                                          | . 18 |
|                                                      |      |

# **4 Revision History**

| DATE          | REVISION | NOTES           |
|---------------|----------|-----------------|
| November 2021 | *        | Initial release |



# **5** Pin Configuration and Functions





#### Table 5-1. Pin Functions

| PIN   |     | ТҮРЕ   | DESCRIPTION                     |
|-------|-----|--------|---------------------------------|
| NAME  | NO. |        | DESCRIPTION                     |
| +IN A | 3   | Input  | Noninverting input, channel A   |
| –IN A | 2   | Input  | Inverting input, channel A      |
| +IN B | 5   | Input  | Noninverting input, channel B   |
| –IN B | 6   | Input  | Inverting input, channel B      |
| +IN C | 10  | Input  | Noninverting input, channel C   |
| –IN C | 9   | Input  | Inverting input, channel C      |
| +IN D | 12  | Input  | Noninverting input, channel D   |
| –IN D | 13  | Input  | Inverting input, channel D      |
| OUT A | 1   | Output | Output, channel A               |
| OUT B | 7   | Output | Output, channel B               |
| OUT C | 8   | Output | Output, channel C               |
| OUT D | 14  | Output | Output, channel D               |
| V+    | 4   | Power  | Positive (highest) power supply |
| V–    | 11  | Power  | Negative (lowest) power supply  |



# 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                     |               | MIN        | MAX        | UNIT |
|------------------|-------------------------------------|---------------|------------|------------|------|
| V.               | Supply voltage, (V+) – (V–)         | Dual supply   |            | ±10        | V    |
| Vs               |                                     | Single supply |            | 20         | v    |
|                  | Signal input pins <sup>(2)</sup>    | Voltage       | (V–) – 0.5 | (V+) + 0.5 | V    |
|                  |                                     | Current       |            | ±10        | mA   |
|                  | Output short-circuit <sup>(3)</sup> |               | Continuous | Continuous |      |
| T <sub>A</sub>   | Operating temperature               |               | -55        | 150        | °C   |
| TJ               | Junction temperature                |               |            | 150        | °C   |
| T <sub>stg</sub> | Storage temperature                 |               | -65        | 150        | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Input pins are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less.

(3) Short-circuit to V<sub>S</sub> / 2 (ground in symmetrical dual-supply setups), one amplifier per package.

# 6.2 ESD Ratings

|        |                         |                                                                       | VALUE | UNIT |
|--------|-------------------------|-----------------------------------------------------------------------|-------|------|
| V      | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V(ESD) |                         | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                             |               | MIN   | NOM | MAX | UNIT |
|----------------|-----------------------------|---------------|-------|-----|-----|------|
| Ma             | Supply voltage, (V+) – (V–) | Dual supply   | ±2.25 |     | ±9  | V    |
| VS             | Supply voltage, (v+) – (v–) | Single supply | 4.5   |     | 18  | v    |
| T <sub>A</sub> | Ambient temperature         | ·             | -55   | 25  | 125 | °C   |

### 6.4 Thermal Information

|                       |                                              | OPA4H014-SEP |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PW (TSSOP)   | UNIT |
|                       |                                              | 8 PINS       |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 135          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 45           | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 66           | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 19           | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 60           | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A          | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



### **6.5 Electrical Characteristics**

at  $T_A = 25^{\circ}$ C,  $R_L = 2 \text{ k}\Omega$  connected to midsupply,  $V_S = \pm 2.25 \text{ V}$  to  $\pm 9 \text{ V}$ , and  $V_{CM} = V_{OUT}$  = midsupply (unless otherwise noted)

|                      | PARAMETER                           | TEST CONDITIONS                                                                                                            | MIN        | TYP                    | MAX        | UNIT                        |
|----------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------------|------------------------|------------|-----------------------------|
| OFFSET V             | OLTAGE                              |                                                                                                                            |            |                        |            |                             |
|                      |                                     |                                                                                                                            |            | ±30                    | ±120       | μV                          |
| V <sub>OS</sub>      | Input offset voltage                | $V_{S} = \pm 9 V$ , $T_{A} = -55^{\circ}C$ to $+125^{\circ}C$                                                              |            |                        | ±220       | μv                          |
|                      |                                     | $T_A = -55^{\circ}C$ to +125°C                                                                                             |            |                        | ±4         | μV/V                        |
| dV <sub>OS</sub> /dT | Drift                               | $V_{S} = \pm 9 \text{ V}, \text{ T}_{A} = -55^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$                            |            | ±0.35                  | ±1         | μV/°C                       |
| PSRR                 | Power-supply rejection ratio        | T <sub>A</sub> = -55°C to +125°C                                                                                           |            | ±0.1                   | ±0.5       | μV/V                        |
|                      | Channel concretion                  | f = dc                                                                                                                     |            | 0.02                   |            |                             |
|                      | Channel separation                  | f = 100 kHz                                                                                                                |            | 10                     |            | μV/V                        |
| INPUT BIA            | SCURRENT                            |                                                                                                                            |            |                        |            |                             |
|                      |                                     |                                                                                                                            |            | ±0.5                   | ±10        | pА                          |
| I <sub>B</sub>       | Input bias current                  | $T_A = -55^{\circ}C$ to $+125^{\circ}C$                                                                                    |            |                        | ±3         | nA                          |
|                      | long to affect a summer t           |                                                                                                                            |            | ±0.5                   | ±10        | pА                          |
| I <sub>OS</sub>      | Input offset current                | $T_A = -55^{\circ}C$ to +125°C                                                                                             |            |                        | ±1         | nA                          |
| NOISE                | 1                                   |                                                                                                                            |            |                        | 1          |                             |
|                      |                                     | f = 0.1 Hz to 10 Hz                                                                                                        |            | 250                    |            | $\mathrm{nV}_{\mathrm{PP}}$ |
|                      | Input voltage noise                 | f = 0.1 Hz to 10 Hz                                                                                                        |            | 42                     |            | nV <sub>RMS</sub>           |
|                      |                                     | f = 10 Hz                                                                                                                  |            | 8                      |            |                             |
| e <sub>n</sub>       | Input voltage noise density         | f = 100 Hz                                                                                                                 |            | 5.8                    |            | nV/√Hz                      |
|                      |                                     | f = 1 kHz                                                                                                                  |            | 5.1                    |            |                             |
| l <sub>n</sub>       | Input current noise density         | f = 1 kHz                                                                                                                  |            | 0.8                    |            | fA/√Hz                      |
| INPUT VOL            |                                     |                                                                                                                            |            |                        | I          |                             |
| V <sub>CM</sub>      | Common-mode voltage range           | $T_A = -55^{\circ}C$ to $+125^{\circ}C$                                                                                    | (V–) – 0.1 |                        | (V+) – 3.5 | V                           |
|                      |                                     | $V_{S} = \pm 9 V$ ,<br>$V_{CM} = (V-) - 0.1 V \text{ to } (V+) - 3.5 V$                                                    | 126        | 140                    |            | dB                          |
| CMRR                 | Common-mode rejection ratio         |                                                                                                                            | 120        |                        |            |                             |
| INPUT IMP            | EDANCE                              |                                                                                                                            | ·          |                        |            |                             |
|                      | Differential                        |                                                                                                                            |            | 10 <sup>13</sup>    10 |            | 0.11.5                      |
|                      | Common-mode                         | $V_{CM} = (V-) - 0.1 V \text{ to } (V+) - 3.5 V$                                                                           |            | 10 <sup>13</sup>    7  |            | Ω    pF                     |
| OPEN-LOC             | DP GAIN                             |                                                                                                                            |            |                        |            |                             |
|                      |                                     | $V_{O}$ = (V–) + 0.35 V to (V+) – 0.35 V,<br>R <sub>L</sub> = 10 kΩ                                                        | 120        | 126                    |            |                             |
| A <sub>OL</sub>      | Open-loop voltage gain              | $V_{O}$ = (V–) + 0.35 V to (V+) – 0.35 V                                                                                   | 114        | 126                    |            | dB                          |
|                      |                                     | $V_{O} = (V_{-}) + 0.35 V \text{ to } (V_{+}) - 0.35 V,$<br>$T_{A} = -55^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ | 108        |                        |            |                             |
| FREQUEN              | CYRESPONSE                          | · · · · · · · · · · · · · · · · · · ·                                                                                      |            |                        | 1          |                             |
| BW                   | Gain bandwidth product              |                                                                                                                            |            | 11                     |            | MHz                         |
| SR                   | Slew rate                           |                                                                                                                            |            | 20                     |            | V/µs                        |
|                      | 12 bits                             | 10-V step, gain = +1                                                                                                       |            | 0.88                   |            |                             |
|                      | Settling time 16 bits               | 10-V step, gain = +1                                                                                                       |            | 1.6                    |            | μs                          |
| THD+N                | Total harmonic distortion and noise | f = 1 kHz, gain = +1, V <sub>O</sub> = 3.5 V <sub>RMS</sub>                                                                |            | 0.00005%               |            |                             |
|                      | Overload recovery time              |                                                                                                                            |            | 600                    |            | ns                          |



# 6.5 Electrical Characteristics (continued)

at T<sub>A</sub> = 25°C, R<sub>L</sub> = 2 k $\Omega$  connected to midsupply, V<sub>S</sub> = ±2.25 V to ±9 V, and V<sub>CM</sub> = V<sub>OUT</sub> = midsupply (unless otherwise noted)

|                   | PARAMETER                         | TEST CONDITIONS                                  | MIN         | TYP | MAX         | UNIT |  |  |
|-------------------|-----------------------------------|--------------------------------------------------|-------------|-----|-------------|------|--|--|
| OUTPUT            |                                   |                                                  |             |     |             |      |  |  |
|                   | Output swing from rail            | R <sub>L</sub> = 10 kΩ, A <sub>OL</sub> ≥ 108 dB | (V–) + 0.2  |     | (V+) – 0.2  | V    |  |  |
|                   |                                   | A <sub>OL</sub> ≥ 108 dB                         | (V–) + 0.35 |     | (V+) – 0.35 | v    |  |  |
| 1                 | Short-circuit current             | Source                                           |             | 36  |             | mA   |  |  |
| I <sub>SC</sub>   |                                   | Sink                                             |             | -30 |             | IIIA |  |  |
| C <sub>LOAD</sub> | Capacitive load drive             |                                                  |             | TBD |             |      |  |  |
| Z <sub>O</sub>    | Open-loop output impedance        | f = 1 MHz, I <sub>O</sub> = 0 mA                 |             | 16  |             | Ω    |  |  |
| POWER SUPPLY      |                                   |                                                  |             |     |             |      |  |  |
| 1                 | Quiescent ourrent (per emplifier) | I <sub>O</sub> = 0 mA                            |             | 1.8 | 2           | m۸   |  |  |
| IQ                | Quiescent current (per amplifier) | T <sub>A</sub> = -55°C to +125°C                 |             |     | 2.7         | - mA |  |  |



# 7 Detailed Description

## 7.1 Overview

The OPA4H014-SEP low-power, JFET-input operational amplifier features superior drift performance and low input bias current. Additional features include capacitive load stability, an output current limit, phase-reversal protection, and thermal protection. The rail-to-rail output swing and input range that includes V– allows for the low-noise characteristics of JFET amplifiers while also interfacing to modern, single-supply, precision ADCs and DACs.

Section 7.2 shows the simplified diagram of the OPA4H014-SEP.

### 7.2 Functional Block Diagram





## 7.3 Feature Description

### 7.3.1 Capacitive Load and Stability

The dynamic characteristics of the OPA4H014-SEP have been optimized for commonly encountered gains, loads, and operating conditions. The combination of low closed-loop gain and high capacitive loads decreases the phase margin of the amplifier and can lead to gain peaking or oscillations. As a result, heavier capacitive loads must be isolated from the output. The simplest way to achieve this isolation is to add a small resistor ( $R_{OUT}$  equal to 50  $\Omega$ , for example) in series with the output.

### 7.3.2 Output Current Limit

The output current of the OPA4H014-SEP is limited by internal circuitry to 36 mA (sourcing) and -30 mA (sinking), to protect the device if the output is accidentally shorted. This short-circuit current depends on temperature.

### 7.3.3 Phase-Reversal Protection

The OPA4H014-SEP family has internal phase-reversal protection. Many FET- and bipolar-input op amps exhibit a phase reversal when the input is driven beyond its linear common-mode range. This condition is most often encountered in noninverting circuits when the input is driven beyond the specified common-mode voltage range, causing the output to reverse into the opposite rail. The input circuitry of the OPA4H014-SEP prevents phase reversal with excessive common-mode voltage; instead, the output limits into the appropriate rail.

### 7.3.4 Thermal Protection

Although the output current of the OPA4H014-SEP is limited by internal protection circuitry, accidental shorting of one or more output channels of a device can result in excessive heating. For instance, when an output is shorted to mid-supply, the typical short-circuit current of 36 mA leads to an internal power dissipation of over 600 mW at a supply of ±9 V.

To prevent excessive heating leading to device damage, the OPA4H014-SEP series has an internal thermal shutdown circuit that shuts down the device if the die temperature exceeds approximately 180°C. When this thermal shutdown circuit activates, a built-in hysteresis of 15°C makes sure that the die temperature must drop to approximately 165°C before the device switches on again.

# 7.4 Device Functional Modes

The OPA4H014-SEP has a single functional mode and is operational when the power-supply voltage is greater than 4.5 V ( $\pm$ 2.25 V). The maximum power supply voltage for the OPA4H014-SEP is 18 V ( $\pm$ 9 V).



# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The OPA4H014-SEP is a unity-gain stable, operational amplifier with very low noise, input bias current, and input offset voltage. Applications with noisy or high-impedance power supplies require decoupling capacitors placed close to the device pins. In most cases, 0.1-µF capacitors are adequate. Designers can easily use the rail-to-rail output swing and input range that includes V– to take advantage of the low-noise characteristics of JFET amplifiers while also interfacing to modern, single-supply, precision data converters.

#### 8.1.1 Noise Performance

The OPA4H014-SEP contributes both a voltage noise component and a current noise component. The voltage noise is commonly modeled as a time-varying component of the offset voltage. The current noise is modeled as the time-varying component of the input bias current and reacts with the source resistance to create a voltage component of noise. Therefore, the lowest noise op amp for a given application depends on the source impedance. For low source impedance, current noise is negligible, and voltage noise generally dominates. The OPA4H014-SEP has both low voltage noise and extremely low current noise because of the FET input of the op amp. As a result, the current noise contribution of the OPA4H014-SEP is negligible for any practical source impedance, which makes it the better choice for applications with high source impedance.

Equation 1 shows the calculation of the total circuit noise:

$$E_0^2 = e_n^2 + (i_n R_S)^2 + 4kTR_S$$

where

- e<sub>n</sub> = voltage noise
- I<sub>n</sub> = current noise
- R<sub>S</sub> = source impedance
- k = Boltzmann's constant =  $1.38 \times 10^{-23}$  J/K
- T = temperature in kelvins (K)

For more details on calculating noise, see Section 8.1.1.1.

(1)



#### 8.1.1.1 Basic Noise Calculations

Low-noise circuit design requires careful analysis of all noise sources. External noise sources can dominate in many cases; consider the effect of source resistance on overall op amp noise performance. Total noise of the circuit is the root-sum-square combination of all noise components.

The resistive portion of the source impedance produces thermal noise proportional to the square root of the resistance. The source impedance is usually fixed; consequently, select an op amp and feedback resistors that minimize the respective contributions to the total noise.

Figure 8-1 illustrates both noninverting (A) and inverting (B) op amp circuit configurations with gain. In circuit configurations with gain, the feedback network resistors also contribute noise. In general, the current noise of the op amp reacts with the feedback resistors to create additional noise components. However, the extremely low current noise of the OPA4H014-SEP means that its current noise contribution can be neglected.

The feedback resistor values can generally be chosen to make these noise sources negligible. Low impedance feedback resistors load the output of the amplifier. The equations for total noise are shown for both configurations.

V

A) Noise in Noninverting Gain Configuration



Noise at the output:

$${\sf E_{O}}^2 = \left(1 + \frac{{\sf R_2}}{{\sf R_1}}\right)^2 {\sf e_n}^2 + \left(\frac{{\sf R_2}}{{\sf R_1}}\right)^2 {\sf e_1}^2 + {\sf e_2}^2 + \left(1 + \frac{{\sf R_2}}{{\sf R_1}}\right)^2 {\sf e_s}^2$$

Vhere 
$$e_s = \sqrt{4kTR_s}$$
 = thermal noise of  $R_s$   
 $e_1 = \sqrt{4kTR_1}$  = thermal noise of  $R_1$   
 $e_2 = \sqrt{4kTR_2}$  = thermal noise of  $R_2$ 

B) Noise in Inverting Gain Configuration



Noise at the output:

$$E_0^{2} = \left(1 + \frac{R_2}{R_1 + R_S}\right)^2 e_n^{2} + \left(\frac{R_2}{R_1 + R_S}\right)^2 e_1^{2} + e_2^{2} + \left(\frac{R_2}{R_1 + R_S}\right)^2 e_s^{2}$$

Where 
$$e_s = \sqrt{4kTR_s}$$
 = thermal noise of  $R_s$   
 $e_1 = \sqrt{4kTR_1}$  = thermal noise of  $R_1$   
 $e_2 = \sqrt{4kTR_2}$  = thermal noise of  $R_2$ 

Note: For the OPA4H014-SEP operational amplifier at 1 kHz,  $e_n = 5.1 \text{ nV}/\sqrt{\text{Hz}}$ .

#### Figure 8-1. Noise Calculation in Gain Configurations



#### 8.1.2 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress. These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

A good understanding of this basic ESD circuitry and the relevance to an electrical overstress event is extremely helpful. Figure 8-2 shows an illustration of the ESD circuits contained in the OPA4H014-SEP (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.



(1)  $V_{IN}$  = + $V_S$  + 500 mV.

(2) TVS:  $+V_{S(max)} > V_{TVSBR (Min)} > +V_{S}$ 

(3) Suggested value approximately 1 k $\Omega$ .

#### Figure 8-2. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application

An ESD event produces a short-duration, high-voltage pulse that is transformed into a short-duration, highcurrent pulse while discharging through a semiconductor device. The ESD protection circuits are designed to provide a current path around the operational amplifier core to prevent damage. The energy absorbed by the protection circuitry is then dissipated as heat.

When an ESD voltage develops across two or more of the amplifier device pins, current flows through one or more of the steering diodes. Depending on the path that the current takes, the absorption device may activate. The absorption device has a trigger, or threshold voltage, that is greater than the normal operating voltage of the OPA4H014-SEP but less than the device breakdown voltage level. When this threshold is exceeded, the absorption device quickly activates and clamps the voltage across the supply rails to a safe level.

When the operational amplifier connects into a circuit, as shown in Figure 8-2, the ESD protection components are intended to remain inactive and not become involved in the application circuit operation. However, circumstances may arise where an applied voltage exceeds the operating voltage range of a given pin. If this condition occurs, there is a risk that some of the internal ESD protection circuits may be biased on, and conduct current. Any such current flow occurs through steering diode paths and rarely involves the absorption device.



Figure 8-2 shows a specific example where the input voltage ( $V_{IN}$ ) exceeds the positive supply voltage (+ $V_S$ ) by 500 mV or more. Much of what happens in the circuit depends on the supply characteristics. If + $V_S$  can sink the current, one of the upper input steering diodes conducts and directs current to + $V_S$ . Excessively high current levels can flow with increasingly higher  $V_{IN}$ . As a result, the data sheet specifications recommend that applications limit the input current to 10 mA.

If the supply is not capable of sinking the current,  $V_{IN}$  may begin sourcing current to the operational amplifier, and then take over as the source of positive supply voltage. The danger in this case is that the voltage can rise to levels that exceed the operational amplifier absolute maximum ratings.

Another common question involves what happens to the amplifier if an input signal is applied to the input while the power supplies  $+V_S$  or  $-V_S$  are at 0 V. Again, the answer depends on the supply characteristic while at 0 V, or at a level below the input signal amplitude. If the supplies appear as high impedance, then the operational amplifier supply current may be supplied by the input source through the current steering diodes. This state is not a normal bias condition; the amplifier most likely will not operate normally. If the supplies are low impedance, then the current through the steering diodes can become quite high. The current level depends on the ability of the input source to deliver current, and any resistance in the input path.

If there is an uncertainty about the ability of the supply to absorb this current, external Zener diodes may be added to the supply pins, as shown in Figure 8-2. The Zener voltage must be selected such that the diode does not turn on during normal operation. However, the Zener voltage must be low enough so that the Zener diode conducts if the supply pin begins to rise above the safe operating supply voltage level.

### 8.1.3 EMI Rejection

The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational amplifiers. An adverse effect that is common to many op amps is a change in the offset voltage as a result of RF signal rectification. An op amp that is more efficient at rejecting this change in offset as a result of EMI has a higher EMIRR and is quantified by a decibel value. Measuring EMIRR can be performed in many ways, but this section provides the EMIRR IN+, which specifically describes the EMIRR performance when the RF signal is applied to the noninverting input pin of the op amp. In general, only the noninverting input is tested for EMIRR for the following three reasons:

- Op amp input pins are known to be the most sensitive to EMI, and typically rectify RF signals better than the supply or output pins.
- The noninverting and inverting op amp inputs have symmetrical physical layouts and exhibit nearly matching EMIRR performance
- EMIRR is easier to measure on noninverting pins than on other pins because the noninverting input terminal can be isolated on a PCB. This isolation allows the RF signal to be applied directly to the noninverting input pin with no complex interactions from other components or connecting PCB traces.

The EMIRR IN+ of the OPA4H014-SEP is plotted versus frequency as shown in Figure 8-3. If available, any dual and quad op-amp device versions have nearly similar EMIRR IN+ performance. The OPA4H014-SEP unity-gain bandwidth is 11 MHz. EMIRR performance less than this frequency denotes interfering signals that fall within the op-amp bandwidth.







For more information, see the *EMI Rejection Ratio of Operational Amplifiers* application report, available for download from www.ti.com.

Table 8-1 lists the EMIRR IN+ values for the OPA4H014-SEP at particular frequencies commonly encountered in real-world applications. Applications listed in Table 8-1 may be centered on or operated near the particular frequency shown. This information may be of special interest to designers working with these types of applications, or working in other fields likely to encounter RF interference from broad sources, such as the industrial, scientific, and medical (ISM) radio band.

|           | Table 8-1. OPA4H014-SEP EMIRR IN+ for Frequencies of Interest                                                                                                                                                                                                             |         |  |  |  |  |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--|--|--|--|
| FREQUENCY | FREQUENCY APPLICATION OR ALLOCATION                                                                                                                                                                                                                                       |         |  |  |  |  |
| 400 MHz   | 400 MHz Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications                                                                                                                                                          |         |  |  |  |  |
| 900 MHz   | 900 MHzGlobal system for mobile communications (GSM) applications, radio communication, navigation, GPS<br>(to 1.6 GHz), GSM, aeronautical mobile, UHF applications1.8 GHzGSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz) |         |  |  |  |  |
| 1.8 GHz   |                                                                                                                                                                                                                                                                           |         |  |  |  |  |
| 2.4 GHz   | 802.11b, 802.11g, 802.11n, Bluetooth <sup>®</sup> , mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz)                                                                             | 86.8 dB |  |  |  |  |
| 3.6 GHz   | Radiolocation, aero communication and navigation, satellite, mobile, S-band                                                                                                                                                                                               | 91.7 dB |  |  |  |  |
| 5 GHz     | 5 GHz 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz)                                                                                                                                   |         |  |  |  |  |

# Table 8-1. OPA4H014-SEP EMIRR IN+ for Frequencies of Interest

### 8.1.4 EMIRR +IN Test Configuration

Figure 8-4 shows the circuit configuration for testing the EMIRR IN+. An RF source is connected to the op-amp noninverting input pin using a transmission line. The op amp is configured in a unity gain buffer topology with the output connected to a low-pass filter (LPF) and a digital multimeter (DMM). A large impedance mismatch at the op amp input causes a voltage reflection; however, this effect is characterized and accounted for when determining the EMIRR IN+. The resulting dc offset voltage is sampled and measured by the multimeter. The LPF isolates the multimeter from residual RF signals that may interfere with multimeter accuracy.







# 8.2 Typical Application



Figure 8-5. 25-kHz Low-Pass Filter

### 8.2.1 Design Requirements

Low-pass filters are commonly employed in signal processing applications to reduce noise and prevent aliasing. The OPA4H014-SEP is an excellent choice to construct high-speed, high-precision active filters. Figure 8-5 shows a second-order, low-pass filter commonly encountered in signal processing applications.

Use the following parameters for this design example:

- Gain = 5 V/V (inverting gain)
- Low-pass cutoff frequency = 25 kHz
- Second-order Chebyshev filter response with 3-dB gain peaking in the pass band

### 8.2.2 Detailed Design Procedure

The infinite-gain multiple-feedback circuit for a low-pass network function is shown in. Use Equation 2 to calculate the voltage transfer function.

$$\frac{\text{Output}}{\text{Input}}(s) = \frac{-1/R_1R_3C_2C_5}{s^2 + (s/C_2)(1/R_1 + 1/R_3 + 1/R_4) + 1/R_3R_4C_2C_5}$$
(2)

This circuit produces a signal inversion. For this circuit, the gain at dc and the low-pass cutoff frequency are calculated by Equation 3:

Gain = 
$$\frac{R_4}{R_1}$$
  
 $f_C = \frac{1}{2\pi} \sqrt{(1/R_3 R_4 C_2 C_5)}$ 
(3)

Software tools are readily available to simplify filter design. The WEBENCH<sup>®</sup> Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

Available as a web based tool from the WEBENCH Design Center, the WEBENCH Filter Designer allows you to design, optimize, and simulate complete multistage active filter solutions within minutes.



### 8.2.3 Application Curve



Figure 8-6. OPA4H014-SEP Second-Order, 25-kHz, Chebyshev, Low-Pass Filter

# 9 Power Supply Recommendations

The OPA4H014-SEP op amp is used with single or dual supplies from an operating range of  $V_S = 4.5 \text{ V} (\pm 2.25 \text{ V})$  to  $V_S = 18 \text{ V} (\pm 9 \text{ V})$ . This device does not require symmetrical supplies, but only a minimum supply voltage of 4.5 V ( $\pm 2.25 \text{ V}$ ). For  $V_S$  less than  $\pm 3.5 \text{ V}$ , the common-mode input range does not include midsupply.

#### CAUTION

Supply voltages higher than 20 V can permanently damage the device; see Section 6.1.

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, see *Section 10*.

Key parameters are specified over the operating temperature range,  $T_A = -55^{\circ}C$  to +125°C.



# 10 Layout

# 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and the op amp. Use bypass capacitors to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close as possible to the device. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current. For more detailed information, see the *Circuit Board Layout Techniques* chapter excerpt.
- To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As illustrated in Figure 10-1, keep RF and RG close to the inverting input to minimize parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- For best performance, clean the PCB following board assembly.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, bake the PCB assembly to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.

# 10.2 Layout Example



Figure 10-1. Operational Amplifier Board Layout for Noninverting Configuration



# 11 Device and Documentation Support

### **11.1 Device Support**

### **11.1.1 Development Support**

### 11.1.1.1 PSpice<sup>®</sup> for TI

PSpice<sup>®</sup> for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem designs and prototype solutions before committing to layout and fabrication, reducing development cost and time to market.

#### 11.1.1.2 TINA-TI™ Simulation Software (Free Download)

TINA<sup>™</sup> is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI<sup>™</sup> simulation software is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI simulation software provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI simulation software offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### Note

These files require that either the TINA software (from DesignSoft<sup>™</sup>) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

#### 11.1.1.3 WEBENCH<sup>®</sup> Filter Designer Tool

WEBENCH<sup>®</sup> Filter Designer is a simple, powerful, and easy-to-use active filter design program. The WEBENCH Filter Designer lets you create optimized filter designs using a selection of TI operational amplifiers and passive components from TI's vendor partners.

#### 11.1.1.4 TI Precision Designs

TI Precision Designs are available online at http://www.ti.com/ww/en/analog/precision-designs/. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

### **11.2 Documentation Support**

### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Circuit Board Layout Techniques
- Texas Instruments, Op Amps for Everyone design reference
- Texas Instruments, Compensate Transimpedance Amplifiers Intuitively application report
- Texas Instruments, Operational amplifier gain stability, Part 3: AC gain-error analysis
- Texas Instruments, Operational amplifier gain stability, Part 2: DC gain-error analysis
- Texas Instruments, Using infinite-gain, MFB filter topology in fully differential active filters
- Texas Instruments, Op Amp Performance Analysis application bulletin
- Texas Instruments, Single-Supply Operation of Operational Amplifiers application bulletin
- Texas Instruments, Tuning in Amplifiers application bulletin
- Texas Instruments, Shelf-Life Evaluation of Lead-Free Component Finishes application report
- Texas Instruments, Feedback Plots Define Op Amp AC Performance application bulletin
- Texas Instruments, EMI Rejection Ratio of Operational Amplifiers Application Report application report



### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 11.5 Trademarks

TINA<sup>™</sup> and DesignSoft<sup>™</sup> are trademarks of DesignSoft, Inc. TINA-TI<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. Bluetooth<sup>®</sup> is a registered trademark of Bluetooth SIG, Inc. WEBENCH<sup>®</sup> is a registered trademark of Texas Instruments. PSpice<sup>®</sup> is a registered trademark of Cadence Design Systems, Inc. All trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.7 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### **MECHANICAL DATA**



B. This drawing is subject to change without notice. Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall

not exceed 0,15 each side. Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. ∕ð∖

E. Falls within JEDEC MO-153



# PLASTIC SMALL OUTLINE



# LAND PATTERN DATA



NOTES: All linear dimensions are in millimeters. Α.

- B. This drawing is subject to change without notice.
- Publication IPC-7351 is recommended for alternate designs. C.
- Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should D. contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| POPA4H014PWSEP   | ACTIVE        | TSSOP        | PW                   | 14   | 90             | TBD             | Call TI                              | Call TI              | -40 to 125   |                         | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PW (R-PDSO-G14)

PLASTIC SMALL OUTLINE



A. An integration of the information o

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated